# 21ECC211L - Devices and Digital IC Lab

# LABORATORY MANUAL SEMESTER - III



#### DEPARTMENT OF ELECTRONICS & COMMUNICATION ENGINEERING

#### SRM INSTITUTE OF SCIENCE AND TECHNOLOGY

(Formerly SRM University, Under section 3 of UGC Act, 1956) S.R.M. NAGAR, IRUNGALUR TIRUCHIRAPPALLI DISTRICT—621 105

# 21ECC211L - Digital IC Lab

Degree/Branch: B.Tech / ECE Year/Sem : II / III

#### List of Experiments

- 1. Design and implementation of Half Adder and Full Adder using logic gates
- 2. Design and implementation of encoder and decoder using logic gates.
- 3. Design and implementation of Multiplexer and De-multiplexer using logic gates.
- 4. Characteristic table verification of flip-flops.
- 5. Construction and verification of 4-bit ripple counter and Mod-10 / Mod-12 ripple Counters.
- 6. Design and implementation of Synchronous Counters.

# **INDEX**

| EXP.<br>NO | DATE | NAME OF THE EXPERIMENT | PAGE<br>NO | MARKS | SIGNATURE |
|------------|------|------------------------|------------|-------|-----------|
|            |      |                        |            |       |           |
|            |      |                        |            |       |           |
|            |      |                        |            |       |           |
|            |      |                        |            |       |           |
|            |      |                        |            |       |           |
|            |      |                        |            |       |           |
|            |      |                        |            |       |           |
|            |      |                        |            |       |           |
|            |      |                        |            |       |           |
|            |      |                        |            |       |           |
|            |      |                        |            |       |           |
|            |      |                        |            |       |           |
|            |      |                        |            |       |           |
|            |      |                        |            |       |           |
|            |      |                        |            |       |           |
|            |      |                        |            |       |           |
|            |      |                        |            |       |           |
|            |      |                        |            |       |           |

OBSERVATION MARK: LAB INCHARGE

EXPT NO.:

DATE

#### DESIGN OF HALF ADDER AND FULL ADDER

#### AIM:

To design and construct half adder, full adder, half subtractor and full subtractor circuits and verify the truth table using logic gates.

#### APPARATUS REQUIRED:

| Sl.No. | COMPONENT      | SPECIFICATION | QTY. |
|--------|----------------|---------------|------|
| 1.     | AND GATE       | IC 7408       | 1    |
| 2.     | X-OR GATE      | IC 7486       | 1    |
| 3.     | NOT GATE       | IC 7404       | 1    |
| 4.     | OR GATE        | IC 7432       | 1    |
| 3.     | IC TRAINER KIT | -             | 1    |
| 4.     | PATCH CORDS    | -             | 23   |

#### THEORY:

#### HALF ADDER:

A half adder has two inputs for the two bits to be added and two outputs one from the sum 'S' and other from the carry 'c' into the higher adder position. Above circuit is called as a carry signal from the addition of the less significant bits sum from the X-OR Gate the carry out from the AND gate.

#### **FULL ADDER**

A full adder is a combinational circuit that forms the arithmetic sum of input; it consists of three inputs and two outputs. A full adder is useful to add three bits at a time but a half adder cannot do so. In full adder sum output will be taken from X-OR Gate, carry output will be taken from OR Gate.

# LOGIC DIAGRAM HALF ADDER



# TRUTH TABLE:

| A | В | CARRY | SUM |
|---|---|-------|-----|
|   |   |       |     |
| 0 | 0 | 0     | 0   |
| 0 | 1 | 0     | 1   |
| 1 | 0 | 0     | 1   |
| 1 | 1 | 1     | 0   |
|   |   |       |     |

# K-Map for SUM:

K-Map for CARRY:



# **FULL ADDER**

# FULL ADDER USING TWO HALF ADDER



# TRUTH TABLE:

| A | В | С | CARRY | SUM |
|---|---|---|-------|-----|
|   |   |   |       |     |
| 0 | 0 | 0 | 0     | 0   |
| 0 | 0 | 1 | 0     | 1   |
| 0 | 1 | 0 | 0     | 1   |
| 0 | 1 | 1 | 1     | 0   |
| 1 | 0 | 0 | 0     | 1   |
| 1 | 0 | 1 | 1     | 0   |
| 1 | 1 | 0 | 1     | 0   |
| 1 | 1 | 1 | 1     | 1   |
|   |   |   |       |     |

# K-Map for SUM:



SUM = A'B'C + A'BC' + ABC' + ABC



CARRY = AB + BC + AC

### PROCEEDURE:

- (i) Connections are given as per circuit diagram.
- (ii) Logical inputs are given as per circuit diagram.
- (iii) Observe the output and verify the truth table.

RESULT:

INFERENCE:

EXPT NO. : DATE :

# DESIGN AND IMPLEMENTATION OF MULTIPLEXER AND DEMULTIPLEXER

#### AIM:

To design and implement multiplexer and demultiplexer using logic gates and study of IC 74150 and IC 74154.

#### APPARATUS REQUIRED:

| Sl.No. | COMPONENT      | SPECIFICATION | QTY. |
|--------|----------------|---------------|------|
| 1.     | 3 I/P AND GATE | IC 7411       | 2    |
| 2.     | OR GATE        | IC 7432       | 1    |
| 3.     | NOT GATE       | IC 7404       | 1    |
| 2.     | IC TRAINER KIT | -             | 1    |
| 3.     | PATCH CORDS    | -             | 32   |

#### THEORY:

#### **MULTIPLEXER:**

Multiplexer means transmitting a large number of information units over a smaller number of channels or lines. A digital multiplexer is a combinational circuit that selects binary information from one of many input lines and directs it to a single output line. The selection of a particular input line is controlled by a set of selection lines. Normally there are  $2_n$  input line and n selection lines whose bit combination determine which input is selected.

#### **DEMULTIPLEXER:**

The function of Demultiplexer is in contrast to multiplexer function. It takes information from one line and distributes it to a given number of output lines. For this reason, the demultiplexer is also known as a data distributor. Decoder can also be used as demultiplexer. In the 1: 4 demultiplexer circuit, the data input line goes to all of the AND gates. The data select lines enable only one gate at a time and the data on the data

input line will pass through the selected gate to the associated data output line.

# **BLOCK DIAGRAM FOR 4:1 MULTIPLEXER:**



# **FUNCTION TABLE:**

| S1 | S0 | INPUTS Y        |
|----|----|-----------------|
| 0  | 0  | D0 → D0 S1' S0' |
| 0  | 1  | D1 → D1 S1' S0  |
| 1  | 0  | D2 → D2 S1 S0'  |
| 1  | 1  | D3 → D3 S1 S0   |

Y = D0 S1' S0' + D1 S1' S0 + D2 S1 S0' + D3 S1 S0

# CIRCUIT DIAGRAM FOR MULTIPLEXER:



# TRUTH TABLE:

| S1 | S0 | Y = OUTPUT |
|----|----|------------|
| 0  | 0  | D0         |
| 0  | 1  | D1         |
| 1  | 0  | D2         |
| 1  | 1  | D3         |

Page.

44

# BLOCK DIAGRAM FOR 1:4 DEMULTIPLEXER:



### **FUNCTION TABLE:**

| S1 | S0 | INPUT                          |
|----|----|--------------------------------|
| 0  | 0  | $X \rightarrow D0 = X S1' S0'$ |
| 0  | 1  | $X \rightarrow D1 = X S1' S0$  |
| 1  | 0  | $X \rightarrow D2 = X S1 S0$   |
| 1  | 1  | $X \rightarrow D3 = X S1 S0$   |

$$Y = X S1' S0' + X S1' S0 + X S1 S0' + X S1 S0$$

Page.

45

# LOGIC DIAGRAM FOR DEMULTIPLEXER:



# TRUTHTABLE:

|    | INPUT |     | OUTPUT |    |    |    |
|----|-------|-----|--------|----|----|----|
| S1 | S0    | I/P | D0     | D1 | D2 | D3 |
| 0  | 0     | 0   | 0      | 0  | 0  | 0  |
| 0  | 0     | 1   | 1      | 0  | 0  | 0  |
| 0  | 1     | 0   | 0      | 0  | 0  | 0  |
| 0  | 1     | 1   | 0      | 1  | 0  | 0  |
| 1  | 0     | 0   | 0      | 0  | 0  | 0  |
| 1  | 0     | 1   | 0      | 0  | 1  | 0  |
| 1  | 1     | 0   | 0      | 0  | 0  | 0  |
| 1  | 1     | 1   | 0      | 0  | 0  | 1  |

# PIN DIAGRAM FOR IC 74150:



# PIN DIAGRAM FOR IC 74154:



#### PROCEDURE:

- (i) Connections are given as per circuit diagram.
- (ii) Logical inputs are given as per circuit diagram.
- (iii) Observe the output and verify the truth table.

**RESULT:** 

INFERENCE:

#### EXP. NO.:

DATE:

#### DESIGN AND IMPLEMENTATION OF ENCODER AND DECODER

#### AIM:

To design and implement encoder and decoder using logic gates and study of IC 7445 and IC 74147.

#### APPARATUS REQUIRED:

| Sl.No. | COMPONENT       | SPECIFICATION | QTY. |
|--------|-----------------|---------------|------|
| 1.     | 3 I/P NAND GATE | IC 7410       | 2    |
| 2.     | OR GATE         | IC 7432       | 3    |
| 3.     | NOT GATE        | IC 7404       | 1    |
| 2.     | IC TRAINER KIT  | -             | 1    |
| 3.     | PATCH CORDS     | -             | 27   |

#### THEORY:

#### **ENCODER:**

An encoder is a digital circuit that perform inverse operation of a decoder. An encoder has 2n input lines and n output lines. In encoder the output lines generates the binary code corresponding to the input value. In octal to binary encoder it has eight inputs, one for each octal digit and three output that generate the corresponding binary code. In encoder it is assumed that only one input has a value of one at any given time otherwise the circuit is meaningless. It has an ambiguila that when all inputs are zero the outputs are zero. The zero outputs can also be generated when D0 = 1.

#### DECODER:

A decoder is a multiple input multiple output logic circuit which converts coded input into coded output where input and output codes are different. The input code generally has fewer bits than the output code. Each input code word produces a different output code word i.e there is one to one mapping can be expressed in truth table. In the block diagram of decoder circuit the encoded information is present as n input producing  $2^n$  possible outputs.  $2^n$  output values are from 0 through out  $2^n - 1$ .

#### PIN DIAGRAM FOR IC

7445: BCD TO DECIMAL

#### **DECODER:**



# PIN DIAGRAM FOR IC 74147:



# LOGIC DIAGRAM FOR ENCODER:



# TRUTH TABLE:

|    | INPUT |    |    |    |    |    | C | OUTPU' | Γ |
|----|-------|----|----|----|----|----|---|--------|---|
| Y1 | Y2    | Y3 | Y4 | Y5 | Y6 | Y7 | A | В      | С |
| 1  | 0     | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 1 |
| 0  | 1     | 0  | 0  | 0  | 0  | 0  | 0 | 1      | 0 |
| 0  | 0     | 1  | 0  | 0  | 0  | 0  | 0 | 1      | 1 |
| 0  | 0     | 0  | 1  | 0  | 0  | 0  | 1 | 0      | 0 |
| 0  | 0     | 0  | 0  | 1  | 0  | 0  | 1 | 0      | 1 |
| 0  | 0     | 0  | 0  | 0  | 1  | 0  | 1 | 1      | 0 |
| 0  | 0     | 0  | 0  | 0  | 0  | 1  | 1 | 1      | 1 |

# LOGIC DIAGRAM FOR DECODER:



# TRUTH TABLE:

|   | INPUT |   | OUTPUT |    |    |    |
|---|-------|---|--------|----|----|----|
| Е | A     | В | D0     | D1 | D2 | D3 |
| 1 | 0     | 0 | 1      | 1  | 1  | 1  |
| 0 | 0     | 0 | 0      | 1  | 1  | 1  |
| 0 | 0     | 1 | 1      | 0  | 1  | 1  |
| 0 | 1     | 0 | 1      | 1  | 0  | 1  |
| 0 | 1     | 1 | 1      | 1  | 1  | 0  |

|    | $\overline{}$ | $\sim$ | $\sim$     |       | <u> </u> | т т | <b>T</b> |       |
|----|---------------|--------|------------|-------|----------|-----|----------|-------|
| νı | v             | 1 1    | , ,        | ⊢     |          |     | R        | н•    |
|    | ' <b>/</b>    | · /    | <b>L</b> . | · ' / | •        | U   | 1/       | · / . |

| OCED  | URE:                                             |
|-------|--------------------------------------------------|
| (i)   | Connections are given as per circuit diagram.    |
| (ii)  | Logical inputs are given as per circuit diagram. |
| (iii) | Observe the output and verify the truth table.   |
|       |                                                  |
|       |                                                  |
|       |                                                  |
|       |                                                  |
|       |                                                  |
|       |                                                  |
|       |                                                  |
|       |                                                  |
| RES   | ULT:                                             |
| INFE  | ERENCE:                                          |
|       |                                                  |

EXPT NO.:

DATE :

# CONSTRUCTION AND VERIFICATION OF 4 BIT RIPPLE COUNTER AND MOD 10/MOD 12 RIPPLE COUNTER

#### AIM:

To design and verify 4 bit ripple counter mod 10/ mod 12 ripple counter.

### APPARATUS REQUIRED:

| Sl.No. | COMPONENT      | SPECIFICATION | QTY. |
|--------|----------------|---------------|------|
| 1.     | JK FLIP FLOP   | IC 7476       | 2    |
| 2.     | NAND GATE      | IC 7400       | 1    |
| 3.     | IC TRAINER KIT | -             | 1    |
| 4.     | PATCH CORDS    | -             | 30   |

#### THEORY:

A counter is a register capable of counting number of clock pulse arriving at its clock input. Counter represents the number of clock pulses arrived. A specified sequence of states appears as counter output. This is the main difference between a register and a counter. There are two types of counter, synchronous and asynchronous. In synchronous common clock is given to all flip flop and in asynchronous first flip flop is clocked by external pulse and then each successive flip flop is clocked by Q or Q output of previous stage. A soon the clock of second stage is triggered by output of first stage. Because of inherent propagation delay time all flip flops are not activated at same time which results in asynchronous operation.

#### PIN DIAGRAM FOR IC 7476:



# LOGIC DIAGRAM FOR 4 BIT RIPPLE COUNTER:



# TRUTH TABLE:

| CLK | QA | QB | QC | QD |
|-----|----|----|----|----|
| 0   | 0  | 0  | 0  | 0  |
| 1   | 1  | 0  | 0  | 0  |
| 2   | 0  | 1  | 0  | 0  |
| 3   | 1  | 1  | 0  | 0  |
| 4   | 0  | 0  | 1  | 0  |
| 5   | 1  | 0  | 1  | 0  |
| 6   | 0  | 1  | 1  | 0  |
| 7   | 1  | 1  | 1  | 0  |
| 8   | 0  | 0  | 0  | 1  |
| 9   | 1  | 0  | 0  | 1  |
| 10  | 0  | 1  | 0  | 1  |
| 11  | 1  | 1  | 0  | 1  |
| 12  | 0  | 0  | 1  | 1  |
| 13  | 1  | 0  | 1  | 1  |
| 14  | 0  | 1  | 1  | 1  |
| 15  | 1  | 1  | 1  | 1  |

# LOGIC DIAGRAM FOR MOD - 10 RIPPLE COUNTER:



# TRUTH TABLE:

| CLK | QA | QB | QC | QD |
|-----|----|----|----|----|
| 0   | 0  | 0  | 0  | 0  |
| 1   | 1  | 0  | 0  | 0  |
| 2   | 0  | 1  | 0  | 0  |
| 3   | 1  | 1  | 0  | 0  |
| 4   | 0  | 0  | 1  | 0  |
| 5   | 1  | 0  | 1  | 0  |
| 6   | 0  | 1  | 1  | 0  |
| 7   | 1  | 1  | 1  | 0  |
| 8   | 0  | 0  | 0  | 1  |
| 9   | 1  | 0  | 0  | 1  |
| 10  | 0  | 0  | 0  | 0  |

# LOGIC DIAGRAM FOR MOD - 12 RIPPLE COUNTER:



# TRUTH TABLE:

| CLK | QA | QB | QC | QD |
|-----|----|----|----|----|
| 0   | 0  | 0  | 0  | 0  |
| 1   | 1  | 0  | 0  | 0  |
| 2   | 0  | 1  | 0  | 0  |
| 3   | 1  | 1  | 0  | 0  |
| 4   | 0  | 0  | 1  | 0  |
| 5   | 1  | 0  | 1  | 0  |
| 6   | 0  | 1  | 1  | 0  |
| 7   | 1  | 1  | 1  | 0  |
| 8   | 0  | 0  | 0  | 1  |
| 9   | 1  | 0  | 0  | 1  |
| 10  | 0  | 1  | 0  | 1  |
| 11  | 1  | 1  | 0  | 1  |
| 12  | 0  | 0  | 0  | 0  |

# PROCEDURE:

| (i)   | Connections are given as per circuit diagram.    |
|-------|--------------------------------------------------|
| (ii)  | Logical inputs are given as per circuit diagram. |
| (iii) | Observe the output and verify the truth table.   |

RESULT:

INFERENCE:

#### EXPTNO.:

#### DATE

# <u>DESIGN AND IMPLEMENTATION OF 3 BIT SYNCHRONOUS UP/DOWN</u> COUNTER

#### AIM:

To design and implement 3 bit synchronous up/down counter.

### APPARATUS REQUIRED:

| Sl.No. | COMPONENT      | SPECIFICATION | QTY. |
|--------|----------------|---------------|------|
| 1.     | JK FLIP FLOP   | IC 7476       | 2    |
| 2.     | 3 I/P AND GATE | IC 7411       | 1    |
| 3.     | OR GATE        | IC 7432       | 1    |
| 4.     | XOR GATE       | IC 7486       | 1    |
| 5.     | NOT GATE       | IC 7404       | 1    |
| 6.     | IC TRAINER KIT | -             | 1    |
| 7.     | PATCH CORDS    | -             | 35   |

#### THEORY:

A counter is a register capable of counting number of clock pulse arriving at its clock input. Counter represents the number of clock pulses arrived. An up/down counter is one that is capable of progressing in increasing order or decreasing order through a certain sequence. An up/down counter is also called bidirectional counter. Usually up/down operation of the counter is controlled by up/down signal. When this signal is high counter goes through up sequence and when up/down signal is low counter follows reverse sequence.

#### **KMAP**



#### STATE DIAGRAM:



# CHARACTERISTICSTABLE:

| Q | Qt+1 | J | K |
|---|------|---|---|
| 0 | 0    | 0 | X |
| 0 | 1    | 1 | X |
| 1 | 0    | X | 1 |
| 1 | 1    | X | 0 |

# LOGIC DIAGRAM:



| Input   | Pres | ent S            | State                     | N         | ext Sta   | te   | 1     | 4     | ]                | В                | (           | C  |
|---------|------|------------------|---------------------------|-----------|-----------|------|-------|-------|------------------|------------------|-------------|----|
| Up/Down | QA   | $Q_{\mathrm{B}}$ | $\mathbf{Q}_{\mathrm{C}}$ | $Q_{A+1}$ | $Q_{B+1}$ | Qc+1 | $J_A$ | $K_A$ | $J_{\mathrm{B}}$ | $K_{\mathrm{B}}$ | $J_{\rm C}$ | Kc |
| 0       | 0    | 0                | 0                         | 1         | 1         | 1    | 1     | X     | 1                | X                | 1           | X  |
| 0       | 1    | 1                | 1                         | 1         | 1         | 0    | X     | 0     | X                | 0                | X           | 1  |
| 0       | 1    | 1                | 0                         | 1         | 0         | 1    | X     | 0     | X                | 1                | 1           | X  |
| 0       | 1    | 0                | 1                         | 1         | 0         | 0    | X     | 0     | 0                | X                | X           | 1  |
| 0       | 1    | 0                | 0                         | 0         | 1         | 1    | X     | 1     | 1                | X                | 1           | X  |
| 0       | 0    | 1                | 1                         | 0         | 1         | 0    | 0     | X     | X                | 0                | X           | 1  |
| 0       | 0    | 1                | 0                         | 0         | 0         | 1    | 0     | X     | X                | 1                | 1           | X  |
| 0       | 0    | 0                | 1                         | 0         | 0         | 0    | 0     | X     | 0                | X                | X           | 1  |
| 1       | 0    | 0                | 0                         | 0         | 0         | 1    | 0     | X     | 0                | X                | 1           | X  |
| 1       | 0    | 0                | 1                         | 0         | 1         | 0    | 0     | X     | 1                | X                | X           | 1  |
| 1       | 0    | 1                | 0                         | 0         | 1         | 1    | 0     | X     | X                | 0                | 1           | X  |
| 1       | 0    | 1                | 1                         | 1         | 0         | 0    | 1     | X     | X                | 1                | X           | 1  |
| 1       | 1    | 0                | 0                         | 1         | 0         | 1    | X     | 0     | 0                | X                | 1           | X  |
| 1       | 1    | 0                | 1                         | 1         | 1         | 0    | X     | 0     | 1                | X                | X           | 1  |
| 1       | 1    | 1                | 0                         | 1         | 1         | 1    | X     | 0     | X                | 0                | 1           | X  |
| 1       | 1    | 1                | 1                         | 0         | 0         | 0    | X     | 1     | X                | 1                | X           | 1  |

# PROCEDURE:

- (i) Connections are given as per circuit diagram.
- (ii) Logical inputs are given as per circuit diagram.
- (iii) Observe the output and verify the truth table.

# **RESULT:**

**INFERENCE:**